[PATCH 04/86] clk: shmobile: rcar-gen2: Add RZ/G1E to pll0_mult_match list


Fabrizio Castro <fabrizio.castro@...>
 

From: Biju Das <biju.das@...>

RZ/G1E doesn't have the PLL0CR register, but uses a fixed multiplier
(depending on mode pins) and divider similar to R-Car E2. Add RZ/G1E
to pll0_mult_match list.

Signed-off-by: Biju Das <biju.das@...>
Reviewed-by: Fabrizio Castro <fabrizio.castro@...>
---
drivers/clk/shmobile/clk-rcar-gen2.c | 1 +
1 file changed, 1 insertion(+)

diff --git a/drivers/clk/shmobile/clk-rcar-gen2.c b/drivers/clk/shmobile/clk-rcar-gen2.c
index a874c66..636070b 100644
--- a/drivers/clk/shmobile/clk-rcar-gen2.c
+++ b/drivers/clk/shmobile/clk-rcar-gen2.c
@@ -301,6 +301,7 @@ static const struct clk_div_table cpg_sd01_div_table[] = {
static u32 cpg_mode __initdata;

static const char * const pll0_mult_match[] = {
+ "renesas,r8a7745-cpg-clocks",
"renesas,r8a7792-cpg-clocks",
"renesas,r8a7794-cpg-clocks",
NULL
--
2.7.4

Join cip-dev@lists.cip-project.org to automatically receive all group messages.